CMOS application of single-grain thin film transistor produced using metal imprint technology

Kenji Makihira, Masahito Yoshii, Tanemasa Asano

Research output: Contribution to journalArticlepeer-review

11 Citations (Scopus)

Abstract

A novel technology which is termed metal imprint has been developed for positioning and growing large thin-film Si grains on amorphous substrates. The metal imprint is carried out using Ni coated Si tip arrays and crystallization is carried out in solid phase. This technology enables us to fabricate a grain-boundary-free thin-film transistor (TFT) in a single-grain by aligning the position of the channel and that of the imprinted site. Single-grain TFTs having the channel in the single-grains which were fabricated using a high temperature process showed the field effect mobility up to 450 cm2/Vs for n-channel and up to 260 cm2/Vs for p-channel. Single-grain TFTs showed better threshold controllability than TFTs fabricated on Si films prepared by conventional solid phase crystallization (SPC). Complementary-metal-oxide-semiconductor (CMOS) circuits composed of single-grain TFTs have been fabricated. CMOS inverters composed of single-grain TFTs showed superior transfer characteristics to that composed of SPC-polycrystalline Si TFTs. The 3-μm CMOS ring oscillator which operated with the supply voltage down to 2 V showed the propagation delay time of less than 6.7 ns/stage at 7 V.

Original languageEnglish
Pages (from-to)1983-1987
Number of pages5
JournalJapanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers
Volume42
Issue number4 B
DOIs
Publication statusPublished - Apr 2003
Externally publishedYes

All Science Journal Classification (ASJC) codes

  • Engineering(all)
  • Physics and Astronomy(all)

Fingerprint Dive into the research topics of 'CMOS application of single-grain thin film transistor produced using metal imprint technology'. Together they form a unique fingerprint.

Cite this