A capture-safe test generation scheme for at-speed scan testing

X. Wen, K. Miyase, S. Kajihara, H. Furukawa, Y. Yamato, A. Takashima, K. Noda, H. Ito, K. Hatayama, T. Aikyo, K. K. Saluja

研究成果: Chapter in Book/Report/Conference proceedingConference contribution

34 被引用数 (Scopus)

抄録

Capture-safety, defined as the avoidance of any timing error due to unduly high launch switching activity in capture mode during at-speed scan testing, is critical for avoiding test-induced yield loss. Although point techniques are available for reducing capture IR-drop, there is a lack of complete capture-safe test generation flows. The paper addresses this problem by proposing a novel and practical capture-safe test generation scheme, featuring (1) reliable capture-safety checking and (2) effective capture-safety improvement by combining X-bit identification & X-filling with low launch-switching- activity test generation. This scheme is compatible with existing ATPG flows, and achieves capture-safety with no changes in the circuit-under-test or the clocking scheme.

本文言語英語
ホスト出版物のタイトルProceedings - 13th IEEE European Test Symposium, ETS 2008
ページ55-60
ページ数6
DOI
出版ステータス出版済み - 2008
外部発表はい
イベント13th IEEE European Test Symposium, ETS 2008 - Verbania, イタリア
継続期間: 5 25 20085 29 2008

その他

その他13th IEEE European Test Symposium, ETS 2008
Countryイタリア
CityVerbania
Period5/25/085/29/08

All Science Journal Classification (ASJC) codes

  • Hardware and Architecture
  • Control and Systems Engineering
  • Electrical and Electronic Engineering

フィンガープリント 「A capture-safe test generation scheme for at-speed scan testing」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

引用スタイル