Multi-operand adder synthesis on FPGAs using generalized parallel counters

Taeko Matsunaga, Shinji Kimura, Yusuke Matsunaga

研究成果: Chapter in Book/Report/Conference proceedingConference contribution

8 被引用数 (Scopus)

抄録

Multi-operand adders usually consist of compression trees which reduce the number of operands per a bit to two, and a carry-propagate adder for the two operands in ASIC implementation. The former part is usually realized using full adders or (3;2) counters like Wallace-trees in ASIC, while adder trees or dedicated hardware are used in FPGA. In this paper, an approach to realize compression trees on FPGAs is proposed. In case of FPGA with m-input LUT, any counters with up to m inputs can be realized with one LUT per an output. Our approach utilizes generalized parallel counters (GPCs) with up to m inputs and synthesizes high-performance compression trees by setting some intermediate height limits in the compression process like Dadda's multipliers. Experimental results show its effectiveness against existing approaches at GPC level and on Altera's Stratix III.

本文言語英語
ホスト出版物のタイトル2010 15th Asia and South Pacific Design Automation Conference, ASP-DAC 2010
ページ337-342
ページ数6
DOI
出版ステータス出版済み - 2010
イベント2010 15th Asia and South Pacific Design Automation Conference, ASP-DAC 2010 - Taipei, 台湾省、中華民国
継続期間: 1 18 20101 21 2010

出版物シリーズ

名前Proceedings of the Asia and South Pacific Design Automation Conference, ASP-DAC

その他

その他2010 15th Asia and South Pacific Design Automation Conference, ASP-DAC 2010
Country台湾省、中華民国
CityTaipei
Period1/18/101/21/10

All Science Journal Classification (ASJC) codes

  • Computer Science Applications
  • Computer Graphics and Computer-Aided Design
  • Electrical and Electronic Engineering

フィンガープリント 「Multi-operand adder synthesis on FPGAs using generalized parallel counters」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

引用スタイル