TY - JOUR
T1 - Power Analysis and Estimation for SOC Design
T2 - Techniques and Tools
AU - Cao, Yun
AU - Yasuura, Hiroto
PY - 2004/2
Y1 - 2004/2
N2 - As power consumption becoming a critical concern for System-On-a-Chip (SOC) design, accurate and efficient power analysis and estimation during the design phase at all levels of abstraction are becoming increasingly pressing in order to achieve low power without a costly redesign process. This paper surveys analysis and estimation techniques of dynamic power and leakage power for SOC design covering multiple design levels, which have been recently proposed, aiming to present a cohesive view of the power estimation techniques at all design levels of abstraction.
AB - As power consumption becoming a critical concern for System-On-a-Chip (SOC) design, accurate and efficient power analysis and estimation during the design phase at all levels of abstraction are becoming increasingly pressing in order to achieve low power without a costly redesign process. This paper surveys analysis and estimation techniques of dynamic power and leakage power for SOC design covering multiple design levels, which have been recently proposed, aiming to present a cohesive view of the power estimation techniques at all design levels of abstraction.
UR - http://www.scopus.com/inward/record.url?scp=1442357392&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=1442357392&partnerID=8YFLogxK
M3 - Review article
AN - SCOPUS:1442357392
SN - 0916-8508
VL - E87-A
SP - 410
EP - 416
JO - IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences
JF - IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences
IS - 2
ER -