Statistical performance-driven module binding in high-level synthesis

Hiroyuki Tomiyama, Akihiko Inoue, Hiroto Yasuura

研究成果: 書籍/レポート タイプへの寄稿会議への寄与

1 被引用数 (Scopus)

抄録

The inevitable fluctuation in fabrication processes results in LSI chips with various critical path delay even though all the chips are fabricated from the same design. Therefore, in LSI design, it is important to estimate what percentage of the fabricated chips will achieve the performance level and to maximize the percentage. This paper presents a model and a method to analyze statistical delay of RT-level data path designs. The method predicts the probability that the fabricated circuits will work at a user specified clock period. Using the method, we can estimate a tight bound on the worst case critical path delay of the circuits. Based on the delay analysis method, a high-level module binding algorithm which maximizes the probability is also proposed. Experimental results demonstrate that the proposed statistical delay analysis method leads to lower cost or higher-performance designs than conventional delay analysis methods.

本文言語英語
ホスト出版物のタイトルProceedings of the 11th International Symposium on System Synthesis, ISSS 1998
編集者Francky Catthoor
出版社IEEE Computer Society
ページ66-71
ページ数6
ISBN(電子版)0818686235, 9780818686238
DOI
出版ステータス出版済み - 12月 2 1998
イベント11th International Symposium on System Synthesis, ISSS 1998 - Hsinchu, 台湾
継続期間: 12月 2 199812月 4 1998

出版物シリーズ

名前Proceedings of the International Symposium on System Synthesis
Part F129250
ISSN(印刷版)1080-1820

その他

その他11th International Symposium on System Synthesis, ISSS 1998
国/地域台湾
CityHsinchu
Period12/2/9812/4/98

!!!All Science Journal Classification (ASJC) codes

  • ハードウェアとアーキテクチャ

フィンガープリント

「Statistical performance-driven module binding in high-level synthesis」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

引用スタイル